zh

服務項目

我們為企業量身打造招募解決方案,以其快速、有效深受臺灣頂尖企業信賴。瀏覽由Robert Walters臺灣提供的各種客製化服務與資源。

探索更多

聯繫我們

真正具有國際視野並深耕在地市場的招募機構,我們服務臺灣市場超過 10 年,並在臺北設有完善的辦公室。

聯繫我們
職缺

我們各領域的專業顧問會用心聆聽您的理想與抱負,並與臺灣知名企業、機構分享您的職涯故事。

讓我們的團隊與您攜手開啟職涯的下一個精彩篇章。

瀏覽全部職缺
服務項目

我們為企業量身打造招募解決方案,以其快速、有效深受臺灣頂尖企業信賴。瀏覽由Robert Walters臺灣提供的各種客製化服務與資源。

探索更多
關於Robert Walters臺灣

在Robert Walters臺灣,招募絕不僅是一份工作。

我們明白,每個機會的背後都是改變人們生活的可能性。

探索更多

加入我們

人永遠是企業的核心,也是Robert Walters與眾不同之處,了解更多關於臺灣團隊的故事,加入我們讓職涯更進一步。

探索更多
聯繫我們

真正具有國際視野並深耕在地市場的招募機構,我們服務臺灣市場超過 10 年,並在臺北設有完善的辦公室。

聯繫我們

Design Verification Engineer (PCIE)

已收藏的職缺

Lead Design Verification Engineer – PCIe 📍 Location: Hsinchu 💰 Salary: Competitive and based on experience Keywords: SystemVerilog, UVM, Design Verification, PCIe, Protocol Stack, Python, Perl, Shell, TCL Join a high-performing team at the forefront of PCIe IP and SoC innovation. Our client is currently looking for an experienced Lead Design Verification Engineer to take ownership of UVM verification architecture and execution. This is an exciting opportunity to engage in full-lifecycle DV responsibilities, from strategy to silicon, while making a real impact on product quality and verification efficiency.

Why this role stands out:

  • Senior role focusing on state-of-the-art PCIe IP and SoC product lines

  • Ownership of system- and unit-level UVM verification environments

  • Direct influence on DV strategy, coverage, and silicon debug

  • Based in Hsinchu, with a global leader in the semiconductor sector


Your Role:

As a Lead DV Engineer, you’ll be responsible for both the technical architecture and execution of verification environments. You’ll define strategies with architects, build reusable testbenches, perform coverage analysis, and troubleshoot issues from simulation through silicon validation. You’ll also drive process improvements and initiatives aimed at raising both efficiency and IP quality.

Key Responsibilities:

  • Architect and implement system/unit-level UVM environments for PCIe IP and SoC designs

  • Collaborate with design teams and architects to define DV strategy and execution roadmap

  • Analyze coverage (functional, code, and test plan), and optimize for sign-off readiness

  • Debug silicon issues and drive root cause analysis with corrective action plans

  • Introduce and execute initiatives to improve IP quality and verification productivity


Your Background:

You’re a seasoned verification engineer with a strong foundation in SystemVerilog and object-oriented programming. You’ve worked extensively with UVM and PCIe protocols, and you're comfortable navigating complex DV environments independently. You're passionate about producing robust IP and improving processes at scale.

Required Qualifications:

  • Master’s degree in Electrical Engineering or a related discipline

  • 5+ years of hands-on industry experience in ASIC/SoC Design Verification

  • Proficient in SystemVerilog and OOP concepts

  • Experience with UVM, SVA, DPI, and VIPs

  • Familiarity with the PCIe protocol stack is essential

  • Proficient in at least one scripting language (Python, Perl, Shell, Tcl)

  • Solid understanding of DV methodologies and best practices


What Makes This Company Different:

Our client is a trusted name in the semiconductor industry, known for its high-performance IP solutions and engineering excellence. With an emphasis on professional development, work-life flexibility, and inclusive culture, they offer a supportive environment where top engineers can thrive. Career progression, internal mentorship, and continuous learning are integral to their team philosophy.


What’s Next?

Ready to step into a role where your technical leadership can shape next-generation IP products?

👉 Apply now and take the lead in defining excellence in design verification.

招募類型: FULL_TIME

專業領域: 半導體

職務類別: 設計驗證

產業: 工程

薪資: Negotiable

辦公模式: 混合辦公模式

經驗: 專員

地區 Hsinchu City

職務參考: V5MWCO-163A28CC

發佈日期: 2025年5月23日

獵頭顧問 Joanne Chen

已收藏的職缺

分享